X-Git-Url: http://git.annexia.org/?a=blobdiff_plain;f=2016-redhat%2F2020-boring.html;fp=2016-redhat%2F2020-boring.html;h=3de940aa6bfe7692450c4e8a3678e01801c9cb3a;hb=0e619fa4974cb839b603ba958431c688c84535d1;hp=6da920b6e88e6b038b81e64ab1f736be82f89227;hpb=db4d7258d47f3491c875cbff2d008fa938d98a29;p=riscv-talks.git diff --git a/2016-redhat/2020-boring.html b/2016-redhat/2020-boring.html index 6da920b..3de940a 100644 --- a/2016-redhat/2020-boring.html +++ b/2016-redhat/2020-boring.html @@ -5,10 +5,10 @@

What is RISC-V?

-“[RISC-V]'s not supposed to be "different from other architectures". +[RISC-V]'s not supposed to be "different from other architectures". It's supposed to be as familiar as possible to compiler writers and CPU designers, minimizing novelty and surprises and maximizing -precedent so that it can become the Standard Boring ISA.”
+precedent so that it can become the Standard Boring ISA.

— Stefan O'Rear on the isa-dev mailing list